User Tools

Site Tools


fintech:low_latency

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Next revision
Previous revision
fintech:low_latency [2023/05/18 12:50] – created jotasandokufintech:low_latency [2023/11/02 14:38] (current) – external edit 127.0.0.1
Line 7: Line 7:
 LAYER 1 SWITCHES AND FPGA:  LAYER 1 SWITCHES AND FPGA: 
 \\ \\
 +  * L1 sw are the good old crosspoint bars. Application: Market Data broadcast
 +    * with FPGA some additional logic can be introduced directly on L1 (like trading algorithms)
 +    * Latency can be as low as 4ns (much lower is not possible as 4ns is 120cm at the speed of light)
 +    * Arista 7130
   * [[https://www.arista.com/assets/data/pdf/Whitepapers/Laymans-Guide-White-Paper.pdf|white_papaer_2018]]   * [[https://www.arista.com/assets/data/pdf/Whitepapers/Laymans-Guide-White-Paper.pdf|white_papaer_2018]]
fintech/low_latency.1684414243.txt.gz · Last modified: (external edit)